User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1806
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Field Name Bits Type Reset Value Description
reserved 31:15 ro 0x0 Reserved, read as zero, ignored on write.
TNFUL 14 ro 0x0 Transmitter FIFO Nearly Full continuous status:
This indicates that there is not enough space for
the number of bytes currently specified in the
WSIZE bits in the Mode register. If a write were
currently attempted it would cause an overflow.
Note that when WSIZE is 00, this assumes that a
two byte write would be attempted and hence a
single byte write is still possible without overflow
by driving byte_sel low for the write.
0: More than one byte is unused in the Tx FIFO
1: Only one byte is free in the Tx FIFO
TTRIG 13 ro 0x0 Transmitter FIFO Trigger continuous status:
0: Tx FIFO fill level is less than TTRIG
1: Tx FIFO fill level is greater than or equal to
TTRIG
FDELT
(FLOWDEL)
12 ro 0x0 Receiver flow delay trigger continuous status:
0: Rx FIFO fill level is less than FDEL
1: Rx FIFO fill level is greater than or equal to
FDEL
TACTIVE 11 ro 0x0 Transmitter state machine active status:
0: inactive state
1: active state
RACTIVE 10 ro 0x0 Receiver state machine active status:
0: inactive state
1: active state
reserved 9 ro 0x0 Reserved. Do not modify.
reserved 8 ro 0x0 Reserved. Do not modify.
reserved 7 ro 0x0 Reserved. Do not modify.
reserved 6 ro 0x0 Reserved. Do not modify.
reserved 5 ro 0x0 Reserved. Do not modify.
TFUL
(TXFULL)
4 ro 0x0 Transmitter FIFO Full continuous status:
0: Tx FIFO is not full
1: Tx FIFO is full
TEMPTY
(TXEMPTY)
3 ro 0x0 Transmitter FIFO Empty continuous status:
0: Tx FIFO is not empty
1: Tx FIFO is empty
RFUL
(RXFULL)
2 ro 0x0 Receiver FIFO Full continuous status:
1: Rx FIFO is full
0: Rx FIFO is not full