User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1813
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register HWGENERAL Details
General hardware parameters provided by the IP supplier and defined by Xilinx for synthesis.
Hardwired (constant value). Bits [31:12] are reserved.
Register (usb) HWHOST
Relative Address 0x00000004
Absolute Address usb0: 0xE0002004
usb1: 0xE0003004
Width 12 bits
Access Type ro
Reset Value 0x00000083
Description Misc IP config constants, read-only
Field Name Bits Type Reset Value Description
SM 11:10 ro 0x0 VUSB_HS_PHY_SERIAL constant.
0: Parallel I/O Port interface.
Note: VUSB_HS_PHY_UTMI = 0 (UTMI not
used) and VUSB_HS_PHY_ULPI = 1 (ULPI
implemented).
PHYM 9:6 ro 0x2 VUSB_HS_PHY_TYPE constant.
0010: 8-bit ULPI single data rate I/O interface.
PHYW 5:4 ro 0x0 VUSB_HS_PHY16_8 constant.
0:
8-bit data bus
BWT 3 ro 0x0 reserved
CLKC 2:1 ro 0x1 VUSB_HS_CLOCK_CONFIGURATION
constant.
1: CPU_1x clock must have a higher frequency
than the UTMI clock (60 MHz).
RT 0 ro 0x1 VUSB_HS_RESET_TYPE constant.
1: Asynchronous Reset
Name HWHOST
Relative Address 0x00000008
Absolute Address usb0: 0xE0002008
usb1: 0xE0003008
Width 32 bits
Access Type ro
Reset Value 0x10020001