User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1825
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Field Name Bits Type Reset Value Description
TI1
(IXR_TI1)
25 rw 0x0 GP timer 1 raw interrupt (Host/Device).
Refer to [TI0] bit description.
TI0
(IXR_TI0)
24 rw 0x0 GP timer 0 raw interrupt status (Host/Device).
Read --
0: inactive.
1: active. Hardware sets this bit = 1 when the
counter in the GPTIMER0CTRL register
transitions to zero.
Write --
0: no effect.
1: clear this bit to 0.
reserved 23:20 ro 0x0 reserved
UPI
(IXR_UP)
19 rw 0x0 Host Periodic raw interrupt status. (Host mode)
Read --
0: inactive.
1: active. Note: Hardware sets this bit = 1 when a
periodic TD is completed with IOC = 1.
Write --
0: no effect.
1: clear the interrupt bit to 0.
UAI
(IXR_UA)
18 rw 0x0 Host Async Schedule raw interrupt status. (Host
mode)
Read --
0: inactive.
1: active. Note: Hardware sets this bit = 1 when an
async TD is completed with IOC = 1.
Write --
0: no effect.
1: clear the interrupt bit to 0.
reserved 17 ro 0x0 RESERVED
NAKI
(IXR_NAK)
16 ro 0x0 NAK Interrupt (Device mode), read-only.
Read --
0: inactive.
1: active. Note: Hardware sets this bit = 1 when
the endpoint sends a NAK response and NAK bit
is set.
Write --
0: no effect.
1: clear the interrupt bit to 0.