User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1826
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
AS
(IXR_AS)
15 ro 0x0 Async Schedule Processing Status (EHCI) (Host
mode), read-only.
0: inactive.
1: active, async schedule is enabled.
Note: This status bit is used with the
usb.USBCMD [ASE] enable bit. When the
software sets usb.USBCMD [ASE], this bit reflects
when HW really enabled processing async
schedule.
PS
(IXR_PS)
14 ro 0x0 Periodic Schedule Processing Status (EHCI) (Host
mode), read-only.
0: inactive.
1: active, periodic schedule is enabled.
Note: This status bit is used with the
usb.USBCMD [PSE] enable bit. When the
software sets usb.USBCMD [PSE], this bit reflects
when HW really enabled processing periodic
schedule.
RCL
(IXR_RCL)
13 ro 0x0 Reclamation (EHCI) (Host mode), read-only.
0: unprocessed async transactions.
1: empty async schedule.
HCH
(IXR_HCH)
12 ro 0x0 HCHaIted (EHCI) (Host mode).
This bit is a zero whenever the Run/Stop bit is a
one. The Controller sets this bit to one after it has
stopped executing because of the Run/Stop bit
being set to 0, either by software or by the
Controller hardware (e.g. internal error).
reserved 11 ro 0x0 reserved
ULPII
(IXR_ULPI)
10 rw 0x0 ULPI Event Completion Interrupt (Host and
Device mode).
0: not completed.
1: completed (write 1 to clear).
reserved 9 ro 0x0 reserved
SLI
(IXR_SLE)
8 rw 0x0 DCSuspend (Device mode). Write-to-clear.
When the controller enters a suspend state from
an active state, this bit will be set to a one. This bit
is only cleared by software writing a 1 to it.
Field Name Bits Type Reset Value Description