User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1827
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
SRI
(IXR_SR)
7 rw 0x0 SOF Received (Device and Host mode).
Indicates start-of-frame detected.
0: not detected
1: SOF detected by hardware (write 1 to clear)
Device mode --
When the controller detects an SOF on the ULPI
bus, this bit is set. This normally occurs at 1 ms or
125 us intervals.
Host mode --
The controller sets this bit every 125 us. Host
software can use this tic for a time base.
URI
(IXR_UR)
6 rw 0x0 USB Reset Received (Device mode).
Indicates a USB reset detected by hardware on
ULPI bus.
0: not detected
1: reset detected by hardware (write 1 to clear)
AAI
(IXR_AA)
5 rw 0x0 Async Schedule Advance (EHCI) (Host mode).
The async advance interrupt can be generated
when the controller advances the async schedule.
0: no change
1: controller advanced (write 1 to clear)
This event is primed using the async advance
doorbell bit, usb.USBCMD [6].
SEI 4 rw 0x0 System Error (EHCI). AHB interconnect.
0: no error detected.
1: AHB error received (write 1 to clear)
FRI
(IXR_FRE)
3 rw 0x0 Frame List Rollover (EHCI?). Write-to-clear.
Read:
0: no rollover.
1: roll over to frame element 0.
Write:
0: no effect.
1: clear bit to 0.
Field Name Bits Type Reset Value Description