User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1829
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Field Name Bits Type Reset Value Description
TIE1
(IXR_TI1)
25 rw 0x0 GP Timer 1 Interrupt Enable (Host/Device).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [TI1].
TIE0
(IXR_TI0)
24 rw 0x0 GP Timer 0 Interrupt Enable (Host/Device).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [TI0].
reserved 23:20 ro 0x0 reserved
UPEI
(IXR_UP)
19 rw 0x0 Host Periodic Interrupt Enable (Host mode).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [UPI].
UAEI
(IXR_UA)
18 rw 0x0 Host Async Interrupt Enable (Host mode).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [UAE].
reserved 17 ro 0x0 reserved
NAKEI
(IXR_NAK)
16 ro 0x0 NAK Interrupt Enable (Device mode).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [NAKI].
reserved 11 ro 0x0 reserved [15:11]
ULPIE
(IXR_ULPI)
10 rw 0x0 ULPI Interrupt Enable (Host/Device).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [ULPII].
reserved 9 ro 0x0 reserved
SLE
(IXR_SLE)
8 rw 0x0 DCSuspend Interrupt Enable (Device mode).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [SLI].
SRE
(IXR_SR)
7rw0x0 SOF Received Interrupt Enable (Device?).
0: disable.
1: enable.
Refer to raw interrupt status: USBSTS [SRI].