User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1847
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
HSP
(PORTSCR_HSP)
9 ro 0x0 High-Speed Port status (Host and Device mode).
0: LS or FS mode
1: HS mode
Note: [HSP] is redundant with [PSPD].
PR
(PORTSCR_PR)
8 rw 0x0 Port Reset - RW. Default = 0b.
This field is zero if Port Power(PP) is '0'.
Host mode: 1=Port is in Reset. 0=Port is not in
Reset.
Device Mode: This bit is a read only status bit.
Device reset from the USB bus is also indicated in
the USBSTS register
SUSP
(PORTSCR_SUSP)
7rw0x0 Suspend
Host mode: 1=Port in suspend state. 0=Port not in
suspend state. Port Enabled bit and Suspend bit of
this register define the port states as follows:
Bits [Port Enabled, Suspend] Port State
0x Disable
10 Enable
11 Suspend
Device mode: Read Only. 1=Port in suspend state.
0=Port not in suspend state. In device mode this
bit is a read only status bit.
FPR
(PORTSCR_FPR)
6 rw 0x0 Force Port Resume
1= Resume detected/driven on port.
0=No resume (K-state) detected/driven on port.
OCC
(PORTSCR_OCC)
5rw0x0 Over-current Change
This bit gets set to '1' when there is a change to
Over-current Active. Software clears this bit by
writing a '1' to this bit position.
When in host mode implementations the user can
provide over-current detection to the
vbus_pwr_fault input for this condition.
For device mode this bit shall always be '0'.
OCA
(PORTSCR_OCA)
4 ro 0x0 Over-current Active
Value Meaning'1b' -> This port currently has an
over-current condition.'0b' -> This port does not
have an over-current condition.
This bit will automatically transition from '1' to '0'
when the over current condition is removed.
For host mode implementations the user can
provide over-current detection to the
vbus_pwr_fault input for this condition.
For device mode implementations this bit shall
always be '0'.
Field Name Bits Type Reset Value Description