User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1853
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register USBMODE Details
Software Name MODE
Relative Address 0x000001A8
Absolute Address usb0: 0xE00021A8
usb1: 0xE00031A8
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description USB Mode Selection
Field Name Bits Type Reset Value Description
SRT 15 rw 0x0 Reseverd, set = 0. (Shorten Reset Time)
reserved 14:6 ro 0x0 reserved
VBPS 5 rw 0x0 Vbus Power Select'0' -> Output is '0''1' -> Output
is '1'This bit is connected to the vbus_pwr_select
output and can be used for any generic control but
is named to be used by logic that selects between
an on-chip Vbus power source (charge pump) and
an off-chip source in systems when both are
available.
Only used in host mode.
SDIS 4 rw 0x0 Stream Disable Mode'0' -> Inactive'1' -> Active
Device mode:
Setting to a '1' disables double priming on both RX
and TX for low bandwidth systems.
Host Mode:
Setting to a '1' ensures that overruns/under runs
of the latency FIFO are eliminated for low
bandwidth systems where the RX and TX buffers
are sufficient to contain the entire packet.
SLOM 3 rw 0x0 Setup Lockout Mode
This bit controls behavior of the setup lock
mechanism.'0' -> Setup Lockouts On.'1' -> Setup
Lockouts Off (DCD requires use of Setup Data
Buffer Tripwire in USBCMD).
Only used in device mode