User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1858
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ENDPTCOMPLETE Details
Each bit indicates an event (Transmit/Receive) occurred and software should read the corresponding
endpoint queue to determine the endpoint status. If the
corresponding IOC bit is set in the Transfer Descriptor, then this bit will be set simultaneously with the
USBINT. Writing a 1 will clear the corresponding bit in this register.
Register (usb) ENDPTCTRL0
Software Name EPCOMPL
Relative Address 0x000001BC
Absolute Address usb0: 0xE00021BC
usb1: 0xE00031BC
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Endpoint Tx Complete (Device mode)
Field Name Bits Type Reset Value Description
ETCE 31:16 rw 0x0 Endpoint Transmit Complete Event (Device
mode), read-only.
0: not completed.
1: completed. Write a 1 to clear.
Bit[16]: Endpoint 0.
Bit[17]: Endpoint 1.
...
Bit[28]: Endpoint 12.
Bits[31:29]: reserved.
ERCE 15:0 rw 0x0 Endpoint Receive Complete Event (Device
mode), read-only.
0: not completed.
1: completed. Write a 1 to clear.
Bit[0]: Endpoint 0.
Bit[1]: Endpoint 1.
...
Bit[12]: Endpoint 12.
Bits[15:13]: reserved.
Name ENDPTCTRL0
Software Name EPCR0
Relative Address 0x000001C0