User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1860
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (usb) ENDPTCTRL1
Note: This register is the first in an array of 11 identical registers listed in the table below. The details
provided in this section apply to the entire array.
reserved 1 ro 0x0 reserved
RXS
(EPCR_RXS)
0 rw 0x0 RX Endpoint Stall.
0: Normal operation.
1: Force Stall handshake.
Note: refer to the register description for more
description.
Name ENDPTCTRL1
Relative Address 0x000001C4
Absolute Address usb0: 0xE00021C4
usb1: 0xE00031C4
Width 24 bits
Access Type mixed
Reset Value 0x00000000
Description Endpoints 1 to 11 (Device mode)
Field Name Bits Type Reset Value Description
Name Address
ENDPTCTRL1 0xe00021c4
ENDPTCTRL2 0xe00021c8
ENDPTCTRL3 0xe00021cc
ENDPTCTRL4 0xe00021d0
ENDPTCTRL5 0xe00021d4
ENDPTCTRL6 0xe00021d8
ENDPTCTRL7 0xe00021dc
ENDPTCTRL8 0xe00021e0
ENDPTCTRL9 0xe00021e4
ENDPTCTRL10 0xe00021e8
ENDPTCTRL11 0xe00021ec