User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 223
UG585 (v1.11) September 27, 2016
Chapter 6: Boot and Configuration
6.5.4 PS Version and Device Revision
The device versions and revisions are hard coded into two read-only registers. Each device is a
combination of the slcr.PSS_IDCODE [DEVICE] and devcfg.MCTRL [PS_VERSION] register bit fields
shown in
AR# 57038 Zynq-7000 AP SoC Devices - Silicon Revisions.
This Zynq-7000 All Programmable SoC Technical Reference Manual contains information pertaining to
production silicon (v3.1). The functionality of preproduction devices that is different from production
devices is described in
AR# 47916 Zynq-7000 AP SoC Devices - Silicon Revision Differences.
DevC
status
Interrupt status: PL init, done, DMA/AXI
errors
devcfg.INT_STS R + Clr or W
Interrupt mask devcfg.INT_MASK Read/Write
Status: eFuse, Init, Lockdown, PS control,
DevC DMA/FIFOs
devcfg.STATUS Read-only
PCAPDMA
DMA source address devcfg.DMA_SRC_ADDR Read/Write
DMA destination address devcfg.DMA_DST_ADDR Read/Write
DMA source length devcfg.DMA_SRC_LEN Read/Write
DMA destination length devcfg.DMA_DEST_LEN Read/Write
Boot
Multi-Boot offset devcfg.MULTIBOOT_ADDR Read/Write
Software ID register devcfg.SW_ID Read/Write
Miscellaneous control devcfg.MCTRL Read/Write
Reset Reason and Lockdown error code slcr.REBOOT_STATUS Read/Write
Boot and PLL mode slcr.BOOT_MODE Read-only
Table 6-26: DevC and Boot Registers (Contd)
Function Description Hardware Register Type