User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 226
UG585 (v1.11) September 27, 2016
Chapter 7: Interrupts
7.1.5 CPU Interrupt Signal Pass-through
The IRQ/FIQ from the PL can be routed through the GIC as PPI#4 and #1, or bypass the GIC using the
pass-through multiplexer shown in Figure 7-3. This logic is instantiated for both CPUs. The
pass-through mode is enabled through the mpcore.ICCICR register, according to Table 7-1.
X-Ref Target - Figure 7-2
Figure 7-2: Interrupt Controller Block Diagram
Interrupt Controller Distributor (ICD)
nIRQ
nFIQ
nIRQ
nFIQ
nIRQ
nFIQ
Shared
Peripheral
Interrupts (SPI)
CPU 0 Timer and AWDT
PL FIQ 0, IRQ 0
nIRQ
nFIQ
nIRQ
nFIQ
nIRQ
nFIQ
CPU 0
Distributor
CPU 1
Distributor
Private Peripheral
Interrupts (PPI)
Software
Generated
Interrupts
(SGI)
System
Watchdog
Timer
PL
CPU 0
CPU 1
CPU 0
SGI Distributor
CPU 1 Timer and AWDT
PL FIQ 1, IRQ 1
Private Peripheral
Interrupts (PPI)
CPU 1
UG585_c7_02_012813
CPU 1
Interface
CPU 0
Interface
IOP