User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 249
UG585 (v1.11) September 27, 2016
Chapter 8: Timers
8.6 I/O Signals
Timer I/O signals are identified in Table 8-5. The MIO pins and any restrictions based on device
version are shown in the MIO table in section 2.5.4 MIO-at-a-Glance Table.
There are two triple timer counters (TTC0 and TTC1) in the system. Each TTC has three sets of
interface signals: clock in and wave out for counter/timers 0, 1, and 2.
For each triple timer counter, the signals for counter/timer 0 can be routed to the MIO using the
MIO_PIN registers. If the clock in or wave out signal is not selected by the MIO_PIN register, then the
signal is routed to EMIO by default.
The signals for counter/timers 1 and 2 are only available through the EMIO.
System watchdog timer I/O signals are identified in Table 8-6.
Table 8-5: TTC I/O Signals
TTC Timer Signal I/O MIO Pins EMIO Signals
Controller
Default
Input
Value
TTC0
Counter/Timer 0 clock in I 19, 31, 43 EMIOTTC0CLKI0 0
Counter/Timer 0 wave out O 18, 30, 42 EMIOTTC0WAVEO0 ~
Counter/Timer 1 clock in I N/A EMIOTTC0CLKI1 0
Counter/Timer 1 wave out O N/A EMIOTTC0WAVEO1 ~
Counter/Timer 2 clock in I N/A EMIOTTC0CLKI2 0
Counter/Timer 2 wave out O N/A EMIOTTC0WAVEO2 ~
TTC1
Counter/Timer 0 clock in I 17, 29, 41 EMIOTTC1CLKI0 0
Counter/Timer 0 wave out O 16, 28, 40 EMIOTTC1WAVEO0 ~
Counter/Timer 1 clock in I N/A EMIOTTC1CLKI1 0
Counter/Timer 1 wave out O N/A EMIOTTC1WAVEO1 ~
Counter/Timer 2 clock in I N/A EMIOTTC1CLKI2 0
Counter/Timer 2 wave out O N/A EMIOTTC1WAVEO2 ~
Table 8-6: Watchdog Timer I/O Signals
SWDT Signal I/O MIO Pins EMIO Signals
Controller Default
Input Value
Clock in I 14, 26, 38, 50, 52 EMIOWDTCLKI 0
Reset out O 15, 27, 39, 51, 53 EMIOWDTRSTO ~