User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 291
UG585 (v1.11) September 27, 2016
Chapter 10: DDR Memory Controller
10.1.1 Features
DDR Controller System Interface (DDRI)
The DDR controller system interface has these features:
Four identical 64-bit AXI ports support INCR and WRAP burst types
Four 64-bit AXI interfaces with separate read/write ports and 32-bit addressing
Write data byte enable support for each data beat
Sophisticated arbitration schemes to prevent data starvation
Low latency path using urgent bit to bypass arbitration logic
Deep read and write command acceptance capability
Out-of-order read data returned for requests with different master ID
•Nine-bit AXI ID signals on all ports
Burst length support from 1 to 16 data beats
Burst sizes of 1, 2, 4, 8 (bytes per beat)
Does not support locked accesses from any AXI port
Low latency read mechanism using HPR queue
Special urgent signaling to each port
TrustZone regions programmable on 64 MB boundaries
Exclusive accesses for two different IDs per port (locked transactions are not supported, cannot
do exclusive access across different ports, see Exclusive AXI Accesses in Chapter 5)
DDR Controller PHY (DDRP)
The DDR controller PHY has these features:
Compatible DDR I/Os
°
1.2V LPDDR2
°
1.8V DDR2
°
1.5V DDR3 and 1.35V DDR3L
Selectable 16-bit and 32-bit data bus widths
Optional ECC in 16-bit data width configuration
Self-refresh entry on software command and automatic exit on command arrival
Autonomous DDR power down entry and exit based on programmable idle periods
Data read strobe auto-calibration
DDR Controller Core and Transaction Scheduler (DDRC)
The DDR controller core and transaction scheduler has these features: