User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 297
UG585 (v1.11) September 27, 2016
Chapter 10: DDR Memory Controller
10.2.2 Block Diagram
The block diagram of the DDRI is shown in Figure 10-3.
10.2.3 AXI Feature Support and Limitations
This list shows supported and unsupported features for the AXI ports into the DDRI:
Fixed burst type is not supported. Note that the behavior is unknown if this transfer type is
received at one of the AXI ports.
Byte, half-word and word sub-width commands are supported.
EXCL accesses are only supported on a single DDR port, ie., there is no support for EXCL
accesses across DDR ports.
AWPROT/ARPROT[1] bit is used for trust zone support, AWPROT/ARPROT[0], and
AWPROT/ARPROT[2] bits are ignored and do not have any effect.
ARCACHE[3:0]/AWCACHE[3:0] (cache support) are ignored, and do not have any effect.
Sparse AXI write transfers (random strobes asserted/de-asserted for any data beat) are
supported.
Unaligned transfers are supported.
X-Ref Target - Figure 10-3
Figure 10-3: DDRI Block Diagram
UG585_c10_03_012113
Aging Write 3
DDR Interface
Read 3
Urgent R
Read
Request
PL Fabric
Write
Request
Priority
Level
Priority
Level
Page Match Write 3
Aging Read 3
Page Match Read 3
Urgent Read/Write 3
Urgent Read/Write 2
Urgent Read/Write 1
Urgent Read/Write 0
Write 3
Urgent W
AXI_HP to DDR Interconnect
AXI_HP 0, 1
PL Fabric
URGENT
PL Signals
PL Fabric
AXI_HP 2, 3
(Via Central Interconnect)
Other Masters
(Via L2 Cache)
CPUs/ACP
Interconnect
DDR Core DDR PHY
Read 2
Read
Request
Write
Request
Priority
Level
Priority
Level
Write 2 Read 1
Read
Request
Write
Request
Priority
Level
Priority
Level
Write 1 Read 0
Read
Request
Write
Request
Priority
Level
Priority
Level
Write 0