User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 32
UG585 (v1.11) September 27, 2016
Chapter 1: Introduction
General interrupt controller (GIC)
°
Individual interrupt masks and interrupt prioritization
°
Five CPU-private peripheral interrupts (PPI)
°
Sixteen CPU-private software generated interrupts (SGI)
°
Distributes shared peripheral interrupts (SPI) from the rest of the system, PS and PL
- 20 from the PL
°
Wait for interrupt (WFI) and wait for event (WFE) signals from CPU sent to PL
°
Enhanced security features to support TrustZone™ technology
Watchdog timer, triple counter/timer
1.2.2 Memory Interfaces
The memory interfaces includes multiple memory technologies.
DDR Controller
Supports DDR3, DDR3L, DDR2, LPDDR-2
°
Rate is determined by speed and temperature grade of the device
16b or 32b wide
°
ECC on 16b
Uses up to 73 dedicated PS pins
Modules (no DIMMs)
°
32b wide: 4 x 8b, 2 x 16b, 1 x 32b
°
16b wide: 2 x 8b, 1 x 16b
Autonomous DDR power down entry and exit based on programmable idle periods
Data read strobe auto-calibration
Write data byte enables supported for each data beat
Low latency read mechanism using HPR queue
Special urgent signaling to each port
TrustZone regions programmable on 64 MB boundaries
Exclusive accesses for two different IDs per port (locked transactions are not supported)
DDR Controller Core and Transaction Scheduler
Transaction scheduling is done to optimize data bandwidth and latency
Advanced re-ordering engine to maximize memory access efficiency with target of 90%
efficiency with continuous read and write and 80% efficiency with random read and write
Write-read address collision checking that flushes the write buffer
Obeys AXI ordering rules