User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 320
UG585 (v1.11) September 27, 2016
Chapter 10: DDR Memory Controller
DDR Refresh
CHE_REFRESH_TIMER01 ~ Reserved
CHE_T_ZQ [16]: dis_auto_refresh ZQ parameters
CHE_T_ZQ_Short_Interval_Reg ~ Misc parameters
DDR Init
DRAM_init_param ~ DRAM initialization
parameters
DRAM_EMR_reg ~ DRAM EMR2, EMR3
access
DRAM_EMR_MR_reg ~ DRAM EMR, MR access
DRAM_burst8_rdwr ~ DRAM burst 8 read/write
DRAM_disable_dq [1]: dis_dq DRAM disable DQ
Address
Mapping
DRAM_addr_map_{bank,col,row} ~ Selects the address bits
used as DRAM bank,
column, or row address
bits
Power
Reduction
deep_pwrdwn_reg [0]: deeppowerdown_en Deep powerdown
(LPDDR2)
ECC
CHE_ECC_CONTROL ~ ECC error clear
CHE_CORR_ECC ~ ECC error correction
CHE_UNCORR_ECC
_LOG
_ADDR
_DATA_31_0
_DATA_63_32
_ECC_DATA_71_64
~
ECC unrecoverable error
status
address
data low
data middle
data high
CHE_ECC_STATS ~ ECC error count
ECC_scrub ~ ECC mode/scrub
CHE_ECC_CORR_BIT_MASK
_31_0
_63_32
~
ECC data mask
low
high
Table 10-11: DDRI Registers Overview (Contd)
Function Hardware Register Name Dynamic Bit Fields Description