User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 321
UG585 (v1.11) September 27, 2016
Chapter 10: DDR Memory Controller
10.7.3 DDRP
Table 10-12 shows an overview of DDRP registers.
Table 10-12: DDRP Registers Overview
Function Hardware Register Name Dynamic Bit Fields Description
DDR Control
ddrc_ctrl [ ]: soft_rstb
[ ]: powerdown_en
DDRC control
Two_rank_cfg [ ]: t_rfc_nom_x32 Two rank configuration
PHY_Config{0:3} ~ PHY configuration register for data
slices 0 through 3
phy_cmd_timeout_rddata_cpt ~ PHY command time out and read
data capture FIFO
Training
phy_{wr,rd,gate}_lvl_fsm ~
phy_init_ratio{0:3} ~ PHY initialization ratio register for
data slices 0 through 3
reg_64
reg_65
~
Training control 2
Training control 3
reg_2c
reg_2d
~ Training control
Misc debug
reg69_6a{0:3} ~ Training results for data slices 0
through 3
reg6e_71{0:3} ~ Training results for data slices 0
through 3
DLL
DLL_calib ~ DLL calibration
phy_ctrl_sts ~ PHY control status, read
phy_ctrl_sts_reg2 ~ PHY control status (2), read
phy_dll_sts{0:3} ~ Slave DLL results for data slice
dll_lock_sts ~ DLL lock status, read
wr_data_slv{0:3}
~
PHY write data slave ratio
configuration for data slice 0
through 3
phy_rd_dqs_cfg{0:3}
phy_wr_dqs_cfg{0:3}
~
PHY read/write DQS Configuration
registers for data slice 0 through 3
phy_we_cfg{0:3} ~ PHY FIFO write enable
configuration for data slices 0
through 3
Others
phy_rcvr_enable ~ PHY Receiver Enable register
phy_dbg_reg ~ PHY Debug register