User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 338
UG585 (v1.11) September 27, 2016
Chapter 12: Quad-SPI Flash Controller
Device densities up to 128 Mb for I/O and linear mode. Densities greater than 128 Mb are
supported in I/O mode.
I/O mode (flash commands and data)
°
Software issues instructions and manages flash operations
°
Interrupts for FIFO control
°
63-word RxFIFO, 63-word TxFIFO
Linear addressing mode (executable read accesses)
°
Memory reads and writes are interpreted by the controller
°
AXI port buffers up to four read requests
°
AXI incrementing and wrapping address functions
12.1.2 System Viewpoint
The Quad-SPI flash controller is part of the IOP and connects to external SPI flash memory through
the MIO as shown in Figure 12-1. The controller supports one or two memories.
Address Map and Device Matching for Linear Address Mode
When a single device is used, the address map for direct memory reads starts at FC00_0000 and
goes to a maximum of FCFF_FFFF (16 MB). The address map for a two-device system depends on
the memory devices and the I/O configuration. In two-device systems, the Quad-SPI devices need to
be from the same vendor so they have the same protocol.
X-Ref Target - Figure 12-1
Figure 12-1: Quad-SPI Controller System Viewpoint
UG585_c12_01_101912
Quad-SPI
Controller
Control
and Status
Registers
Device
Boundary
Quad-SPI
Device
MIO
MIO
Pins
QSPI 0 SS
OR
Single SS 4-bit I/O
QSPI 0 SS
Quad-SPI
Device
Quad-SPI
Device
Dual SS 8-bit Parallel I/O
OR
Quad-SPI
Device
QSPI 1 SS
Quad-SPI
Device
Dual SS 4-bit Stacked I/O
Quad-SPI Ref Reset
Quad-SPI Ref Clock
IRQ ID# 51
Slave
Port
AXI
Interconnect
Slave
Port
APB
Interconnect
Quad-SPI CPU 1x Reset
CPU 1x Clock
4-bit I/O
8-bit I/O
4-bit I/O
QSPI 0 SS
QSPI 1 SS