User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 34
UG585 (v1.11) September 27, 2016
Chapter 1: Introduction
°
Asynchronous memory operating mode
Parallel SRAM/NOR controller
°
8-bit data bus width
°
One chip select with up to 26 address signals (64 MB)
°
Two chip selects with up to 25 address signals (32 MB + 32 MB)
°
16-word read and 16-word write data FIFOs
°
8-word command FIFO
°
Programmable I/O cycle timing on a per chip select basis
°
Asynchronous memory operating mode
1.2.3 I/O Peripherals
The I/O Peripherals (IOP) are a collection of industry-standard interfaces for external data
communication:
GPIO
Up to 54 GPIO signals for device pins routed through the MIO
°
Outputs are 3-state capable
192 GPIO signals between the PS and PL via the EMIO
°
64 Inputs, 128 outputs (64 true outputs and 64 output enables)
The function of each GPIO can be dynamically programmed on an individual or group basis
°
Enable, bit or bank data write, output enable and direction controls
Programmable Interrupts on individual GPIO basis
°
Status read of raw and masked interrupt
°
Positive edge, negative edge, either edge, high level, low level sensitivities
Gigabit Ethernet Controllers (Two)
RGMII interface using MIO pins and external PHY
Additional interface using PL SelectIO and external PHY with additional soft IP in the PL
SGMII interface using PL GTP or GTX transceivers
Built-in DMA with scatter-gather
IEEE 802.3-2008 and IEEE 1588 revision 2.0
Wake-on capability
USB Controllers: Each as Host, Device or OTG (Two)
USB 2.0 high speed on-the-go (OTG) dual role USB host controller or USB device controller
operation using the same hardware