User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 35
UG585 (v1.11) September 27, 2016
Chapter 1: Introduction
MIO pins only (one USB controller is available in the 7x010 device)
Built-in DMA
USB 2.0 high speed device
USB 2.0 high speed host controller
The USB host controller registers and data structures are EHCI compatible
Direct support for USB transceiver low pin interface (ULPI). The ULPI module supports 8 bits
External PHY required
Support up to 12 endpoints
SD/SDIO Controllers (Two)
Bootable SD Card mode (option)
Built-in DMA
Host mode support only
Support for version 2.0 of SD specification
Full speed and low speed support
1-bit and 4-bit data interface support
Low speed clock 0–400 kHz
Support for high speed interface
Full speed clock 0-50 MHz with maximum throughput at 25 MB/s
Support for memory, I/O, and combination cards
Support for power control modes
Support for interrupts
1 KB Data FIFO interface
SPI Controllers (Two): Master or Slave
Four wire bus: MOSI, MISO, SCLK, SS
Full-duplex operation offers simultaneous receive and transmit
•Master mode
°
Manual or auto start transmission of data
°
Manual or auto slave select (SS) mode
°
Supports up to three slave select lines
°
Allows the use of an external peripheral select 3-to-8 decode
°
Programmable delays for data transmission
•Slave mode
°
Programmable start detection mode
Multi-master environment