User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 360
UG585 (v1.11) September 27, 2016
Chapter 12: Quad-SPI Flash Controller
d. Slow CMOS edge (benign setting).
e. Disable internal pull-up resistor.
f. Disable HSTL receiver.
Option: Add 4-bit Data
These steps are required for the dual selects, separate 4-bit data memory interface:
6. Configure MIO pins 10 through 13 for I/O. Write 0x0000_0302 to each of the
slcr.MIO_PIN_{10:13} registers:
a. Route Quad-SPI 1 I/O pins to pin 9 through 13.
b. 3-state controlled by Quad-SPI (TRI_ENABLE = 0).
c. LVCMOS18 (refer to the register definition for other voltage options).
d. Slow CMOS drive edge.
e. Disable internal pull-up resistor.
f. Disable HSTL receiver.
Option: Add Feedback Output Clock
The optional feedback clock is used when the I/O interface is operated above 40 MHz. It should only
be connected to a pull-up or pull-down resistor for pin strapping resistor for MIO voltage mode,
vmode. The feedback clock must also be enabled.
7. Configure MIO pin 8 for feedback clock. Write 0x0000_0302 to the slcr.MIO_PIN_08 register:
a. Route Quad-SPI feedback clock output to pin 8.
b. 3-state controlled by Quad-SPI (TRI_ENABLE = 0).
c. LVCMOS18 (refer to the register definition for other voltage options).
d. Slow CMOS edge (benign setting).
e. Disable internal pull-up resistor.
f. Diable HSTL receiver.