User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 361
UG585 (v1.11) September 27, 2016
Chapter 12: Quad-SPI Flash Controller
12.5.3 MIO Signals
The Quad-SPI flash memory signals are routed through the MIO multiplexer to the MIO device pins.
Each side of the dual controller port can be individually enabled or operate together as an 8-bit I/O
interface.
The Quad-SPI flash memory signals are routed to the MIO pins as shown in Table 12-9.
Table 12-9: Quad SPI Interface Signals
Quad-SPI Flash Memory Interface MIO Pin
Controller
Default
Input
Value
Signal
I/O Mode for Data
Quad SPI 0 Quad SPI 1 I/O Name
1-Bit
Data
2-Bit
Data
4-Bit
Data
Flash Chip
Select
~ 1 0 O QSPI{1,0}_SS_B ~
Serial Clock ~ 6 9 O QSPI{1,0}_SCLK ~
Output
Feedback Clk
~8OQSPI_SCLK_FB_OUT~
I/O 0 Master
Output
I/O 0 I/O 0
210IOQSPI{1,0}_IO_00
I/O 1 Master
Input
I/O 1 I/O 1
311IOQSPI{1,0}_IO_10
I/O 2 Write
Protect
Write
Protect
I/O 2
412IOQSPI{1,0}_IO_20
I/O 3 Hold Hold I/O 3 5 13 IO QSPI{1,0}_IO_3 0