User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 37
UG585 (v1.11) September 27, 2016
Chapter 1: Introduction
Odd, even, space, mark, or no parity
Parity, framing and overrun error detection
Line-break generation and detection
Automatic echo, local loopback, and remote loopback channel modes
Interrupts generation
Rx and Tx signals are on the MIO and EMIO interfaces
•Modem control signals: CTS, RTS, DSR, DTR, RI, and DCD are available on the EMIO interface
I2C Controllers (two)
Supports 16-byte FIFO
I2C bus specification version 2
Programmable normal and fast bus data rates
•Master mode
°
Write transfer
°
Read transfer
°
Extended address support
°
Support HOLD for slow processor service
°
Supports TO interrupt flag to avoid stall condition
•Slave monitor mode
•Slave mode
°
Slave transmitter
°
Slave receiver
°
Extended address support
°
Fully programmable slave response address
°
Supports HOLD to prevent overflow condition
°
Supports TO interrupt flag to avoid stall condition
Software can poll for status or function as interrupt-driven device
•Programmable interrupt generation
PS MIO I/Os
The PS MIO I/O buffers are split into two voltage domains. Within each domain, each MIO is
independently programmable.
•Two I/O voltage banks
°
Bank 0 voltage bank consists of pins 0:15
°
Bank 1 voltage bank consists of pins 16:53
MIO voltage levels can be programmed per bank.