User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 379
UG585 (v1.11) September 27, 2016
Chapter 13: SD/SDIO Controller
13.4.1 SDIO EMIO Considerations
The SDIO interfaces are enabled through the MIO as well as the EMIO interface. They are mutually
exclusive in that once the interface is routed through the MIO it no longer is available via the EMIO.
If the designer chooses to use the EMIO interface for SDIO due to other MIO priorities, the designer
should know that the maximum operating frequency for SDIO via EMIO is limited. The PL
connectivity should connect the EMIO signals directly to the SelectIO pins. Additionally, it might be
necessary to restrict the SDIO to operate in full or low speed modes, refer to the data sheet for
frequency and timing values.
SDIO 1 Card Detect Any pin except 7 and 8 I EMIOSDIO1CDN I
SDIO 1 Write Protect Any pin except 7 and 8 I EMIOSDIO1WP I
SDIO 1 Power Control ~ Any odd pin O EMIOSDIO1BUSPOW O
SDIO 1 LED Control ~ ~ ~ EMIOSDIO1LED O
SDIO 1 Bus Voltage ~ ~ ~ EMIOSDIO1BUSVOLT[2:0] O
Notes:
1. In production silicon, the EMIO three-state control signals are inverted by the Processing_System7 wrapper.
Table 13-1: SDIO Interface Signals (Cont’d)
SDIO Interface
Default
Controller
Input
Value
MIO Pin EMIO Signal
(1)
Number I/O Name I/O