User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 38
UG585 (v1.11) September 27, 2016
Chapter 1: Introduction
°
1.8 and 2.5/3.3 volts
°
CMOS single ended or HSTL differential receiver mode
1.3 Programmable Logic Features and Descriptions
The PL provides a rich architecture of user-configurable capabilities.
Configurable logic blocks (CLB)
°
6-input look-up tables (LUTs)
°
Memory capability within the LUT
°
Register and shift register functionality
°
Cascadeable adders
36 Kb block RAM
°
Dual port
°
Up to 72-bits wide
°
Configurable as dual 18 Kb
°
Programmable FIFO logic
°
Built-in error correction circuitry
Digital signal processing — DSP48E1 Slice
°
25 × 18 two's complement multiplier/accumulator high-resolution (48 bit) signal processor
°
Power saving 25-bit pre-adder to optimize symmetrical filter applications
°
Advanced features: optional pipelining, optional ALU, and dedicated buses for cascading
Clock management
°
High-speed buffers and routing for low-skew clock distribution
°
Frequency synthesis and phase shifting
°
Low-jitter clock generation and jitter filtering
•Configurable I/Os
°
High-performance SelectIO technology
°
High-frequency decoupling capacitors within the package for enhanced signal integrity
°
Digitally controlled impedance that can be 3-stated for lowest power, high-speed I/O
operation
°
High range (HR) I/Os support 1.2V to 3.3V
°
High performance (HP) I/Os support 1.2V to 1.8V (7z030, 7z035, 7z045, and 7z100 devices)
Low-power gigabit transceivers (7z012s, 7z015, 7z030, 7z035, 7z045, and 7z100 devices)
°
High-performance transceivers capable of up to 12.5 Gb/s (GTX) in 7z030, 7z035, 7z045 and
7z100 devices