User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 42
UG585 (v1.11) September 27, 2016
Chapter 2
Signals, Interfaces, and Pins
2.1 Introduction
This chapter identifies the user visible signals and interfaces in Zynq-7000 AP SoC devices. The
interfaces and signals are organized into major groups as shown in Figure 2-1. The Zynq-7000
AP SoC devices consist of a Processing System (PS) with a Xilinx Artix™-7 or Kintex™-7 based
Programmable Logic (PL) block.
2.1.1 Notices
7z007s and 7z010 CLG225 Devices
The 7z007s single core and 7z010 dual core CLG225 devices (225 pin packages) support 32 MIO pins
and at most one Ethernet interface through the MIO pins. This is shown in the MIO table in
2.5.4 MIO-at-a-Glance Table. One or both of the Ethernet controllers can interface to logic in the PL.
PS-PL Voltage Level Shifters
All of the signals and interfaces that go between the PS and PL traverse a voltage boundary. These
input and output signals are routed through voltage level shifters that must be enabled and disabled
during the power-up and power-down sequences of the PL. For more information on the voltage
level shifters, refer to section 2.4 PS–PL Voltage Level Shifter Enables.
Pin Timing and Voltage Specifications
Refer to the Zynq-7000 AP SoC Data Sheet for timing and pin voltage information.