User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 43
UG585 (v1.11) September 27, 2016
Chapter 2: Signals, Interfaces, and Pins
X-Ref Target - Figure 2-1
Figure 2-1: Signals, Interfaces, and Pins
UG585_c2_01_091916
PS_CLK,
POR_RST_N,
SRST_N
PS Signals
and Interfaces
Misc. PL
Signals
MIO Pins, EMIO Signals, JTAG
AXI Interfaces
DDR Memory
USB
Quad-SPI
NAND,
NOR/SRAM
EMIO
MIO
Boot Mode
Zynq 7z012s,
7z015, 7z030,
7z035,7z045,
and 7z100
Multi-gigabit
Serial
Transceivers
(MGTX)
PL Signals
User SelectIO
XADC
PL Power Pins
FCLKs
Processing
System (PS)
Zynq 7000 Device Boundary
JTAG
M_AXI_GP x2
S_AXI_GP x2
S_AXI_HP x4
S_AXI_ACP x1
IRQ, Event,
Standby
DMA Req/Ack
PS Power Pins
DDR Arb,
AXI Idle,
SRAM Int
FTMD Trace,
FTMT Trigs
GigE, SDIO,
SPI, I2C, CAN, UART,
GPIO, TTC, SWDT
Programmable
Logic (PL)