User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 480
UG585 (v1.11) September 27, 2016
Chapter 16: Gigabit Ethernet Controller
Address checking logic for four specific 48-bit addresses, four type ID values, promiscuous
mode, hash matching of unicast and multicast destination addresses and Wake-on-LAN
802.1Q VLAN tagging with recognition of incoming VLAN and priority tagged frames
Supports Ethernet loopback mode
IPv4 and IPv6 transmit and receive IP, TCP and UDP checksum offload
Recognition of 1588 rev. 2 PTP frames
Statistics counter registers for RMON/MIB
16.1.3 System Viewpoint
Figure 16-2 shows Zynq system viewpoint for the Gigabit Ethernet controllers.
X-Ref Target - Figure 16-2
Figure 16-2: System Viewpoint
UG585_c16_02_071112
GigE {0, 1} CPU 1x Reset
Tx, Rx
GigE {0, 1} CPU 1x Clock
Ethernet
GMII
Tx, Rx
GMII Tx, Rx
Rx Clock
Tx, Rx Clocks
RGMII
Tx, Rx
PTP
MDC, MDIO
IRQ ID# {54, 77}
Wakeup
IRQ ID# {55, 78}
Master
Port
AHB
Interconnect
Slave
Port
APB
Interconnect
GigE {0, 1} Ref Reset
GigE {0, 1} Ref Clock Internal Clock Source
MIO Clock
Source
GigE {0, 1} Rx Reset
Control
Registers
Management
Interface
Tx Clock Rx Clock
Gigabit
Ethernet
Controllers
MIO - EMIO
Time
Stamp
Unit
GMII to
RGMII
Adapter
EMIO Clock
Sources
MIO
Pins
EMIO
Device
Boundry
PL