User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 481
UG585 (v1.11) September 27, 2016
Chapter 16: Gigabit Ethernet Controller
16.1.4 Clock Domains
The Gigabit Ethernet controller has the following clocks:
AHB clock: AHB clock used by DMA block
APB clock: APB clock used by MAC register block
TSU clock: Alternate clock source for the Time Stamp Unit
TX clock: MAC transmit clock used by MAC transmit block in MII/RGMII/GMII mode
Rx clock: MAC receive clock used MAC receive synchronisation in MII/RGMII/GMII mode
Invert TX clock: Inverted Tx clock used in loop back mode
Refer to Table 24-2, page 673 for the more details about power management. Refer to Chapter 25,
Clocks for details about the clocks.
16.1.5 Notices
7z007s and 7z010 CLG225 Devices
The 7z007s single core and 7z010 dual core CLG225 devices support 32 MIO pins and at most one
Ethernet interface through the MIO pins. This is shown in the MIO table in section
2.5.4 MIO-at-a-Glance Table. One or both of the Ethernet controllers can interface to logic in the PL.
All of these CLG225 device restrictions are listed in section 1.1.3 Notices.
Jumbo Frames
Jumbo frames are not supported.
Half Duplex
Gigabit Half Duplex is not supported.
IEEE 1588 Time Stamp
IEEE 1588 version 2 introduces transparent clocks of which there are two kinds, peer-to-peer (P2P)
and end-to-end (E2E). There is no transparent clock support in the time stamp unit.
16.1.6 Application Notes
There are two useful application notes, XAPP1026 for standalone/lwip applications and XAPP1082
for Linux. These application notes include benchmark performance values and other helpful
information.