User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 556
UG585 (v1.11) September 27, 2016
Chapter 17: SPI Controller
EMIO Signals
The SPI I/O interface signals available on the EMIO interface are identified in Table 17-6.
Table 17-5: SPI MIO Pins
SPI Interface
I/O
SPI Signals
Slave or
Master
Mode
Master Mode
Clock MOSI MISO SS 0 SS 1 SS 2
Signal Type IO IO IO IO O O
Controller Default
Input Value
0001~~
SPI 0, choice 1 16 21 17 18 19 20
SPI 0, choice 2 28 33 29 30 31 32
SPI 0, choice 3 40 45 41 42 43 44
SPI 1, choice 1 12 10 11 13 14 15
SPI 1, choice 2 24 22 23 25 26 27
SPI 1, choice 3 36 34 35 37 38 39
SPI 1, choice 4 48 46 47 49 50 51
Table 17-6: SPI EMIO Signals
SPI Interface
Controller
Default
Input Value
EMIO Signals
Input Name (I) Output Name (O) 3-state Name (O)
SPI 0 Clock 0 EMIOSPI0SCLKI EMIOSPI0SCLKO EMIOSPI0SCLKTN
SPI 0 MOSI 0 EMIOSPI0SI EMIOSPI0MO EMIOSPI0MOTN
SPI 0 MISO 0 EMIOSPI0MI EMIOSPI0SO EMIOSPI0STN
SPI 0 Slave Select 0 1 EMIOSPI0SSIN EMIOSPI0SSON0
SPI 0 Slave Select 1 ~ EMIOSPI0SSON1
SPI 0 Slave Select 2 ~ EMIOSPI0SSON2
SPI 0 SS 3-state ~ EMIOSPI0SSNTN
SPI 1 Clock 0 EMIOSPI1SCLKI EMIOSPI1SCLKO EMIOSPI1SCLKTN
SPI 1 MOSI 0 EMIOSPI1SI EMIOSPI1MO EMIOSPI1MOTN
SPI 1 MISO 0 EMIOSPI1MI EMIOSPI1SO EMIOSPI1STN
SPI 1 Slave Select 0 1 EMIOSPI1SSIN EMIOSPI1SSON0
SPI 1 Slave Select 1 ~ EMIOSPI1SSON1
SPI 1 Slave Select 2 ~ EMIOSPI1SSON2
SPI 1 SS 3-state ~ EMIOSPI1SSNTN