User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 600
UG585 (v1.11) September 27, 2016
Chapter 19: UART Controller
c. The uart.intrpt_mask_reg0[RTRIG] read back = 0 (disabled interrupt).
4. Clear the RTRIG interrupt. Write a one to the uart.Intrpt_dis_reg0[RTRIG] bit field.
When both the enable and disable bits are set for an interrupt, the interrupt is disabled.
The state of the interrupt enable/disable mechamism can be determined by reading the
uart.Intrpt_mask_reg0 register. If the mask bit = 1, then the interrupt is enabled.
19.3.6 Register Overview
An overview of the UART registers is shown in Table 19-3. Details are provided in Appendix B,
Register Details.
19.4 System Functions
19.4.1 Clocks
The controller and I/O interface are driven by the reference clock (UART_REF_CLK). The controller's
interconnect also requires an APB interface clock (CPU_1x). Both of these clocks always come from
the PS clock subsystem.
Table 19-3: UART Register Overview
Function uart. Register Names Overview
Configuration Control_reg0
mode_reg0
Baud_rate_gen_reg0
Baud_rate_divider_reg0
Configure mode and baud rate.
Interrupt processing Intrpt_en_reg0
Intrpt_dis_reg0
Intrpt_mask_reg0
Chnl_int_sts_reg0
Channel_sts_reg0
Enable/disable interrupt mask, channel interrupt status,
channel status
Rx and Tx Data TX_RX_FIFO0 Read data Received.
Write data to be Transmitted.
Receiver Rcvr_timeout_reg0
Rcvr_FIFO_trigger_level0
Configure receiver timeout and RxFIFO trigger level value.
Transmitter Tx_FIFO_trigger_level0 Configure TxFIFO trigger level value.
Modem Modem_ctrl_reg0
Modem_sts_reg0
Flow_delay_reg0
Configure modem-like application.