User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 603
UG585 (v1.11) September 27, 2016
Chapter 19: UART Controller
19.5.2 MIO – EMIO Signals
The UART I/O signals are identified in Table 19-4. The MIO pins and any restrictions based on device
versions are shown in the MIO table in section 2.5.4 MIO-at-a-Glance Table.
Table 19-4: UART MIO Pins and EMIO Signals
UART
Interface Signal
Default
Controller
Input Value
MIO Pins EMIO Signals
Numbers
I/O
Name
I/O
UART 0 Transmit ~ 11, 15, 19, 23, 27, 31, 35, 39, 43, 47, 51 O EMIOUART0TX O
UART 0 Receive 10, 14, 18, 22, 26, 30, 34, 38, 42, 46, 50 I EMIOUART0RX I
UART 0 Clear to Send ~ ~ EMIOUART0CTSN I
UART 0 Ready to Send ~ ~ ~ EMIOUART0RTSN O
UART 0 Data Set Ready ~ ~ EMIOUART0DSRN I
UART 0 Data Carrier Detect ~ ~ EMIOUART0DCDN I
UART 0 Ring Indicator ~ ~ EMIOUART0RIN I
UART 0 Data Terminal Ready ~ ~ ~ EMIOUART0DTRN O
UART 1 Transmit ~ 8, 12, 16, 20, 24, 28, 32, 36, 40, 44, 48, 52 O EMIOUART1TX O
UART 1 Receive 9, 13, 17, 21, 25, 29, 33, 37, 41, 45, 49, 53 I EMIOUART1RX I
UART 1 Clear to Send ~ ~ EMIOUART1CTSN I
UART 1 Ready to Send ~ ~ ~ EMIOUART1RTSN O
UART 1 Data Set Ready ~ ~ EMIOUART1DSRN I
UART 1 Data Carrier Detect ~ ~ EMIOUART1DCDN I
UART 1 Ring Indicator ~ ~ EMIOUART1RIN I
UART 1 Data Terminal Ready ~ ~ ~ EMIOUART1DTRN O