User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 63
UG585 (v1.11) September 27, 2016
Chapter 3: Application Processing Unit
X-Ref Target - Figure 3-2
Figure 3-2: APU System View Diagram
UG585_c3_02_101614
PL Fabric
High Performance
AXI Controllers
(AXI_HP)
Application
Processing Unit
PL Clocks
M0
FIFO
ASYNC
M1 M2 M3
Cache
Coherent
ACP Port
Cortex-A9
NEON MMU
L1 I/D Caches
Slave Interconnect for
Master Peripherals
DMA
Controller
IOP
Instruction
Data Snoop
CPU_6x4x
M
General
Purpose
AXI Masters
M0 M1
General
Purpose
AXI Slaves
S0 S1
FIFOFIFO FIFO
32-/
64-bit
64-bit 64-bit
64-bit 64-bit
32-bit
32-bit
64-bit
ASYNC
ASYNC
Snoop Control Unit
32-/
64-bit
32-/
64-bit
ASYNC
ASYNC
ASYNC
32-/
64-bit
ASYNC
4
DevC
8
QoS
CPU_2x
DDR_3x
Read/Write
Requests
(e.g., 8 reads,
8 writes)
Clock
Synchronizer
Quality of
Service
Priority
Clock Domains
are specified within
Some Blocks
CPU_1x
On-chip
RAM
256 kB
16
4
8 16
8
88 1
ASYNC
ASYNC
DAP
CPU_2x
L2 Cache
512 KB
M0 M1
IOP
Masters
IOP
Slave
Reg &
Data
M
Central Interconnect
DDR Controller
CPU_2x
Master Interconnect
for Slave Peripherals
OCM
Interconnect
QoS
QoS
8
QoS
QoS
QoS QoS
AXI_HP
to DDR
Interconnect
ASYNC
ASYNC
ASYNC
1 84 8
M3 M2 M1 M0
8