User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 633
UG585 (v1.11) September 27, 2016
Chapter 21: Programmable Logic Description
XC7Z30-SBG485 Package Placement Diagram
Figure 21-3 shows the placement diagram for the XC7Z30-SBG485 device.
X-Ref Target - Figure 21-3
Figure 21-3: XC7Z30-SBG485 Package Placement Diagram
AB7 MGTXRXN0_112
AA7 MGTXRXP0_112
AB3 MGTXTXN0_112
AA3 MGTXTXP0_112
Y8 MGTXRXN1_112
UG585_C21_03_090914
W8 MGTXRXP1_112
Y4 MGTXTXN1_112
W4 MGTXTXP1_112
AB9 MGTXRXN2_112
AA9 MGTXRXP2_112
AB5 MGTXTXN2_112
AA5 MGTXTXP2_112
Y6 MGTXRXN3_112
W6 MGTXRXP3_112
Y2 MGTXTXN3_112
W2 MGTXTXP3_112
V9 MGTREFCLK0N_112
U9 MGTREFCLK0P_112
V5 MGTREFCLK1N_112
U5 MGTREFCLK1P_112
XC7Z30-SBG485:
GTXE2_CHANNEL_X0Y0
MGT_BANK_112
XC7Z30-SBG485:
GTXE2_CHANNEL_X0Y1
XC7Z30-SBG485:
GTXE2_CHANNEL_X0Y2
XC7Z30-SBG485:
GTXE2_CHANNEL_X0Y3
XC7Z30-SBG485:
GTXE2_COMMON_X0Y0