User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 674
UG585 (v1.11) September 27, 2016
Chapter 24: Power Management
24.3.3 I/O Buffers
Power management for I/O buffer controls are shown in Table 24-3.
DDR Controller No
Yes
Section 10.9 Programming Model
Static Memory Controller No
Yes
11.2.2 Clocks
None
Quad-SPI Controller No
Yes
Section 12.4 System
Functions
None
SDIO Controller No
Yes
Chapter 25, Clocks
None
GPIO Controller
Yes
Section 14.4 System
Functions
Yes
Section 14.4 System
Functions
None
USB Controller
Yes
Chapter 15, USB Host,
Device, and OTG
Controller
Suspened/Resume
Chapter 15, USB Host,
Device, and OTG Controller
Ethernet Controller
Yes
Chapter 25, Clocks
SPI Controller
No Yes
18.4 System Functions
CAN Controller
Yes
18.4 System Functions
Sleep Mode
18.2.1 Controller Modes
UART Controller
Yes
19.3.5 RxFIFO Trigger
Level Interrupt
Yes
19.4 System Functions
None
I2C Controller
No Yes
20.4 System Functions
None
Programmable Logic
Yes
Chapter 25, Clocks
User Defined
Table 24-2: Power Management for Peripheral Controls (Contd)
Peripheral Wake-up Source
Clock Gating Low-Power
Mode
Other Low-Power Modes
Table 24-3: Power Management for I/O Buffer Controls
I/O Buffer Signal Voltage Termination and Mode
DDR 1.8V/1.5V/1.2V See section 10.6.3 DDR IOB Configuration
MIO0 and MIO1 1.8V/2.5V/3.3V