User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 678
UG585 (v1.11) September 27, 2016
Chapter 25
Clocks
25.1 Introduction
All of the clocks generated by the PS clock subsystem are derived from one of three programmable
PLLs: CPU, DDR and I/O. Each of these PLLs is loosely associated with the clocks in the CPU, DDR and
peripheral subsystems.
25.1.1 System Block Diagram
The major components of the clock subsystem are shown in Figure 25-1.
X-Ref Target - Figure 25-1
Figure 25-1: PS Clock System Block Diagram
UG585_c25_01_102414
ARM PLL
6-bit
Programmable
Divider
6-bit
Programmable
Divider
6-bit
Programmable
Divider
6-bit
Programmable
Divider (s)
Bypass
Control
POR
Latch
Gate
Glitch-Free
Glitch-Free
Glitch-Free
Async
Bypass Control Registers:
ARM_PLL_CTRL
DDR_PLL_CTRL
IO_PLL_CTRL
en
I/O PLL
Ethernet
SDIO, SMC,
SPI, QSPI, UART
CAN, I2C
ddr_3x
Async
ddr_2x
I/O Peripherals
(IOP)
PL Clocks
PL
Gate
Glitch-Free
Gate
Glitch-Free
en
DDR PLL
en
PS_CLK
PLLs
Boot Mode
Pin PLL
Bypass
Mux
Mux
Clock
Ratio
Generator
cpu_6x4x
Sync
cpu_3x2x
cpu_2x
cpu_1x
CPU, SCU,
OCM
AXI
Interconnect