User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 721
UG585 (v1.11) September 27, 2016
Chapter 28: System Test and Debug
Standard programmer's models for standard tools support
Automatic discovery of topology
Open interfaces for third party soft cores
Low pin count options
28.1.2 Notices
7z007s and 7z010 CLG225 Devices
The 7z007s single core and 7z010 dual core CLG225 devices support 32 MIO pins as shown in the
MIO table in section 2.5.4 MIO-at-a-Glance Table. The width of the TPIU in these CLG225 devices is
restricted to 1, 2 or 4-bits via the MIO pins. All 32 data signals are available on the EMIO interface.
All of the CLG225 device restrictions are listed in section 1.1.3 Notices.
28.2 Functional Description
The block diagram for the CoreSight system is shown in Figure 28-1.
X-Ref Target - Figure 28-1
Figure 28-1: CoreSight System Block Diagram
PTM Triggers (x2)
ITM
Trigger
Trace/Packet
Output (TPIU)
Embedded Cross
Trigger (ECT)
Detector
Packetizer
Program Trace
Macrocell
(PTM)
Detector
Packetizer
Fabric Trace
Monitor (FTM)
Trigger Register
Write Packet
Registers
Instrumentation Trace Macrocell (ITM)
Funnel
UG585_c28_01_022612
MIO/
EMIO
Read Packet
Registers
Embedded Trace
Buer (ETB)
CPU 0
CPU 1
Replicator
FTM
Trigger
PL Fabric
CPUs