User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 728
UG585 (v1.11) September 27, 2016
Chapter 28: System Test and Debug
28.4 Register Overview
28.4.1 Memory Map
Per the CoreSight specification, each CoreSight component has 4 kB address space. Table 28-5 lists
the base address of each CoreSight component.
Trace data ~
1-bit 14 or 26
O TRACE_DATA[15:0] EMIOTRACEDATA[31:0] O
2-bit 15, 14 or 27, 26
4-bit 11, 10, 15, 14 or
23, 22, 27, 26
8-bit 19-16, 11, 10, 15, 14
16-bit 9-2,19-16,11,10,15,14
Table 28-4: TPIU Signals List (Contd)
TPIU Signal
Default
Input
Value
MIO Pins EMIO Signals
Number
I/O
Pin Name Signal Name
I/O
Table 28-5: Memory Map
Component
Base Address
DAP ROM 0xF880_0000
ETB 0xF880_1000
CTI (connected to ETB, TPIU) 0xF880_2000
TPIU 0xF880_3000
Funnel 0xF880_4000
ITM 0xF880_5000
CTI (connected to FTM) 0xF880_9000
FTM 0xF880_B000
Cortex-A9 ROM 0xF888_0000
CPU0 debug logic 0xF889_0000
CPU0 PMU 0xF889_1000
CPU1 debug logic 0xF889_2000
CPU1 PMU 0xF889_3000
CTI (connected to CPU0, PTM0) 0xF889_8000
CTI (connected to CPU1, PTM1) 0xF889_9000
PTM0 (for CPU0) 0xF889_C000
PTM1 (for CPU1) 0xF889_D000