User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 749
UG585 (v1.11) September 27, 2016
Chapter 30: XADC Interface
30.1.4 Programming Guide
PS-XADC Interface
The programming model for the PS-XADC interface is described in 30.3 PS-XADC Interface Description.
DRP Interface
The programming model for the DRP interface is described in UG480, 7 Series FPGAs and Zynq-7000
All Programmable SoC XADC Dual 12-Bit 1 MSPS Analog-to-Digital Converter User Guide. This
interface can connect to the LogiCORE IP AXI XADC interface to provide an AXI4-lite interface as
described in the AXI XADC Interface product specification.
PL-JTAG Interface
The programming model for the PL-JTAG interface is described in UG480, 7 Series FPGAs and Zynq-7000
All Programmable SoC XADC Dual 12-Bit 1 MSPS Analog-to-Digital Converter User Guide.
X-Ref Target - Figure 30-2
Figure 30-2: XADC PS-XADC Interface Block Diagram
PS Interconnect
APB 3.0 Interface
Configuration,
Control, and
Status
Registers
Word in XADC
Parallel-to-serial
Converter
15-deep
Command FIFO
Serial-to-parallel
Converter
UG585_c31_01_021913
32
32
1
32
32
1
15-deep
Read Data FIFO
XADC_PS_TDO
XADC_PS_TDI
XADC_PS_TCK
XADC_PS_RESET
XADC_PS_EN
XADC_PS_ALARM[6:0]
XADC_PS_OT
32