User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 762
UG585 (v1.11) September 27, 2016
Chapter 31: PCI Express
31.2 Block Diagram
For additional information regarding the different interfaces to the Integrated block for PCI Express
core, refer to Chapter 2: Core Overview of UG477
, 7 Series FPGAs Integrated Block for PCI Express User
Guide.
31.3 Features
The PCI Express core provides these key features:
High-performance, highly flexible, scalable, and reliable, general-purpose I/O core
°
Compatible with the PCI Express Base Specification, rev. 2.1
°
Compatible with conventional PCI software model
Incorporates Xilinx® Smart-IP™ technology to guarantee critical timing
Uses GTXE2 transceivers for 7 Series FPGA families
°
2.5 Gb/s and 5.0 Gb/s line speed
°
Supports 1-lane, 2-lane, 4-lane, and 8-lane operation
°
Elastic buffers and clock compensation
°
Automatic clock data recovery
X-Ref Target - Figure 31-1
Figure 31-1: PCI Express Block Diagram
UG585_c32_01_021313
LogiCORE IP 7 Series FPGAs
Integrated Block for PCI Express Core
7 Series FPGAs
Integrated Block for
PCI Express
(PCIE_2_1)
Transceivers
Optional Debug
System
(SYS)
User Logic
PCI
Express
Logic
Clock
and
Reset
PCI Express
(PCI_EXP)
User
Logic
Physical Layer
Control and Status
Host
Interface
Transaction
(AXI-ST)
User
Logic
Optional Debug
(DRP)
Physical
(PL)
Configuration
(CFG)
TX
Block RAM
RX
Block RAM