User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 764
UG585 (v1.11) September 27, 2016
Chapter 31: PCI Express
Note: The AXI PCIe bridge master and slave ports are connected to separate AXI interconnects to
avoid potential deadlock scenarios.
The compiled Linux kernel already has the required AXI PCIe bridge driver enabled, so no additional
configuration is needed. Software drivers for the connected endpoint device might need to be
installed.
For information on building the Linux kernel for Zynq, refer to the Xilinx Zynq Linux Wiki
.
X-Ref Target - Figure 31-2
Figure 31-2: Example Zynq PCIe Root Complex
PL
Axi_interconnect_0
Axi_interconnect_1
AXI PCIe bridge
PS
S_AXI_HP0
M_AXI_GP0
S
M_AXI
S_AXI
S_AXI_CTRL
M0
S
M
M1
pci_exp_rxn/p
pci_exp_txn/p
Proc_sys_reset_0
pcie_a_perst_n
REFCLK
peripheral_aresetn
100 / 250MHz
FCLK_0
FCLK_RESET0_N
ARESETN
ext_reset_in
ARESETN
interconnect_reset
ACLK
ACLK
slow_sync_clk
UG585_c31_02_052413