User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 786
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
B.4 AXI_HP Interface (AFI) (axi_hp)
Register Summary
Register (axi_hp
) AFI_RDCHAN_CTRL
Module Name AXI_HP Interface (AFI) (axi_hp)
Base Address 0xF8008000 axi_hp0
0xF8009000 axi_hp1
0xF800A000 axi_hp2
0xF800B000 axi_hp3
Description AXI_HP Interface (AFI)
Vendor Info Xilinx S_AXI_HP
Register Name Address Width Type Reset Value Description
AFI_RDCHAN_CTRL
0x00000000 32 mixed 0x00000000 Read Channel Control Register
AFI_RDCHAN_ISSUI
NGCAP
0x00000004 32 mixed 0x00000007 Read Issuing Capability
Register
AFI_RDQOS
0x00000008 32 mixed 0x00000000 QOS Read Channel Register
AFI_RDDATAFIFO_LE
VEL
0x0000000C 32 mixed 0x00000000 Read Data FIFO Level Register
AFI_RDDEBUG
0x00000010 32 mixed 0x00000000 Read Channel Debug Register
AFI_WRCHAN_CTRL
0x00000014 32 mixed 0x00000F00 Write Channel Control Register
AFI_WRCHAN_ISSUI
NGCAP
0x00000018 32 mixed 0x00000007 Write Issuing Capability
Register
AFI_WRQOS
0x0000001C 32 mixed 0x00000000 QOS Write Channel Register
AFI_WRDATAFIFO_L
EVEL
0x00000020 32 mixed 0x00000000 Write Data FIFO Level Register
AFI_WRDEBUG
0x00000024 32 mixed 0x00000000 Write Channel Debug Register
Name AFI_RDCHAN_CTRL
Relative Address 0x00000000
Absolute Address axi_hp0: 0xF8008000
axi_hp1: 0xF8009000
axi_hp2: 0xF800A000
axi_hp3: 0xF800B000
Width 32 bits
Access Type mixed