User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 787
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register AFI_RDCHAN_CTRL Details
Control fields for Read Channel operation.
The associated "FPGA_RST_CTRL.FPGA_AXDSN_RST" register field
must be written with "0" before accessing this register
Register (axi_hp) AFI_RDCHAN_ISSUINGCAP
Reset Value 0x00000000
Description Read Channel Control Register
Field Name Bits Type Reset Value Description
reserved 31:4 raz 0x0 Return 0 when read
QosHeadOfCmdQEn 3 rw 0x0 When set, allows the priority of a transaction at
the head of the RdCmdQ to be promoted if higher
priority transactions are backed up behind it. The
entire RdCmdQ will therefore be promoted when
the fabric RdQos signal is promoted.
When disabled, only the new read commands
issued will receive the promotion.
FabricOutCmdEn 2 rw 0x0 Enable control of outstanding read commands
from the fabric
0: The maximum number of outstanding read
commands is always taken from APB register
field, rdIssueCap0
1: The maximum outstanding number of
read commands is selected from the fabric input,
axds_rdissuecap1_en, as follows:
Max Outstanding Read Commands =
axds_rdissuecap1_en ? rdIssueCap1 :
rdIssueCap0
FabricQosEn 1 rw 0x0 Enable control of qos from the fabric
0: The qos bits are derived from APB register,
AFI_RDQOS.staticQos
1: The qos bits are dynamically driven from the
fabric input, axds_arqos[3:0]
32BitEn 0 rw 0x0 Configures the Read Channel as a 32-bit interface.
1: 32-bit enabled
0: 64-bit enabled
Name AFI_RDCHAN_ISSUINGCAP
Relative Address 0x00000004