User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 788
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register AFI_RDCHAN_ISSUINGCAP Details
Sets the maximum number of Outstanding Read Commands allowed (Issuing Capability). Refers to the
commands that can be outstanding from the AXI_HP to the SAM switch and back. Fields are selected by
the 'axds_rdissuecap1_en' input. The associated "FPGA_RST_CTRL.FPGA_AXDSN_RST" register field
must be written with "0" before accessing this register
Register (axi_hp) AFI_RDQOS
Absolute Address axi_hp0: 0xF8008004
axi_hp1: 0xF8009004
axi_hp2: 0xF800A004
axi_hp3: 0xF800B004
Width 32 bits
Access Type mixed
Reset Value 0x00000007
Description Read Issuing Capability Register
Field Name Bits Type Reset Value Description
reserved 31:7 raz 0x0 Return 0 when read
rdIssueCap1 6:4 rw 0x0 Max number of outstanding read commands
(Read Issuing Capability) field 1:
3'b000: 1 command
3'b001: 2 commands' ' '3'b111: 8 commands
reserved 3 raz 0x0 Return 0 when read
rdIssueCap0 2:0 rw 0x7 Max number of outstanding read commands
(Read Issuing Capability) field 0:
3'b000: 1 command
3'b001: 2 commands' ' '3'b111: 8 commands
Name AFI_RDQOS
Relative Address 0x00000008
Absolute Address axi_hp0: 0xF8008008
axi_hp1: 0xF8009008
axi_hp2: 0xF800A008
axi_hp3: 0xF800B008
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description QOS Read Channel Register