User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 79
UG585 (v1.11) September 27, 2016
Chapter 3: Application Processing Unit
Level 2 Page Tables
An L2 page table has 256 word-sized entries, requires 1KB of memory space and must be aligned to
a 1KB boundary. Each entry translates a 4KB block of virtual memory to a 4KB block in physical
memory. A page table entry can give the base address of either a 4KB or 64KB page. There are three
types of entry used in L2 page tables, identified by the value in the two least significant bits of the
entry:
A large page entry points to a 64 KB page.
A small page entry points a 4 KB page.
A fault page entry generates an abort exception if accessed.
X-Ref Target - Figure 3-6
Figure 3-6: Generating a Physical Address from an L1 Page Table Entry
Translation Table Base Address
31 14 13 0
31 20 19 0
31 14 13 2 10
31 20 17 2 10
100
19 18
31 20 19 0
UG585_c3_07_102112
First Level Descriptor Address
Physical Address
Section Base Address Descriptor
Level 1
Table
Virtual Address