User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 790
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (axi_hp) AFI_RDDEBUG
Register AFI_RDDEBUG Details
Miscellaneous debug fields for the Read channel. Not to be used for functional purposes. The associated
"FPGA_RST_CTRL.FPGA_AXDSN_RST" register field
must be written with "0" before accessing this register
Register (axi_hp) AFI_WRCHAN_CTRL
Name AFI_RDDEBUG
Relative Address 0x00000010
Absolute Address axi_hp0: 0xF8008010
axi_hp1: 0xF8009010
axi_hp2: 0xF800A010
axi_hp3: 0xF800B010
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Read Channel Debug Register
Field Name Bits Type Reset Value Description
reserved 31:5 raz 0x0 Return 0 when read
OutRdCmds 4:1 ro 0x0 Returns the number of read commands in flight
between the AXI_HP and the SAM switch
4'h0: 0
4'h1: 1
etc
RdDataFifoOverflow 0 ro 0x0 Bit is set if the RdDataFIFO overflows
Name AFI_WRCHAN_CTRL
Relative Address 0x00000014
Absolute Address axi_hp0: 0xF8008014
axi_hp1: 0xF8009014
axi_hp2: 0xF800A014
axi_hp3: 0xF800B014
Width 32 bits
Access Type mixed
Reset Value 0x00000F00
Description Write Channel Control Register