User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 794
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (axi_hp) AFI_WRDATAFIFO_LEVEL
Register AFI_WRDATAFIFO_LEVEL Details
Returns the Level of the Write Data FIFO in Dwords. Note that this register should only be read if a valid
HP port clock is actively running. If no clock is present, the APB access will hang. The associated
"FPGA_RST_CTRL.FPGA_AXDSN_RST" register field
must be written with "0" before accessing this register
Register (axi_hp) AFI_WRDEBUG
Register AFI_WRDEBUG Details
The associated "FPGA_RST_CTRL.FPGA_AXDSN_RST" register field
Name AFI_WRDATAFIFO_LEVEL
Relative Address 0x00000020
Absolute Address axi_hp0: 0xF8008020
axi_hp1: 0xF8009020
axi_hp2: 0xF800A020
axi_hp3: 0xF800B020
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Write Data FIFO Level Register
Field Name Bits Type Reset Value Description
reserved 31:8 raz 0x0 Return 0 when read
FifoLevel 7:0 ro 0x0 Returns the level measured in Dwords (64-bits) of
the Write Data FIFO
8'h00: 0 Entries
8'h01: 1 Entry' ' '8'h8F: 128 Entries
Name AFI_WRDEBUG
Relative Address 0x00000024
Absolute Address axi_hp0: 0xF8008024
axi_hp1: 0xF8009024
axi_hp2: 0xF800A024
axi_hp3: 0xF800B024
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Write Channel Debug Register