User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 800
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (can) BTR
Register BTR Details
The Bit Timing Register (BTR) specifies the bits needed to configure bit time. Specifically, the Propagation
Segment, Phase segment 1, Phase segment 2, and Synchronization Jump Width (as defined in CAN 2.0A,
CAN 2.0B and ISO 11891-1) are written to the BTR. The actual value of each of these fields is one more than
the value written to this register.
Field Name Bits Type Reset Value Description
reserved 31:8 rw 0x0 Reserved
BRP 7:0 rw 0x0 Baud Rate Prescaler
These bits indicate the prescaler value. The actual
value ranges from 1 to 256.
Name BTR
Relative Address 0x0000000C
Absolute Address can0: 0xE000800C
can1: 0xE000900C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Bit Timing Register
Field Name Bits Type Reset Value Description
reserved 31:9 rw 0x0 Reserved
SJW 8:7 rw 0x0 Synchronization Jump Width
Indicates the Synchronization Jump Width as
specified in the CAN 2.0A and CAN 2.0B
standard. The actual value is one more than the
value written to the register.
TS2 6:4 rw 0x0 Time Segment 2
Indicates Phase Segment 2 as specified in the
CAN 2.0A and CAN 2.0B standard. The actual
value is one more than the value written to the
register.
TS1 3:0 rw 0x0 Time Segment 1
Indicates the Sum of Propagation Segment and
Phase Segment 1 as specified in the CAN 2.0A and
CAN 2.0B standard. The actual value is one more
than the value written to the register.