User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 803
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (can) SR
Register SR Details
The CAN Status Register provides a status of all conditions of the Core. Specifically, FIFO status, Error
State, Bus State and Configuration mode are reported.
FMER 1 wtc 0x0 Form Error
Indicates an error in one of the fixed form fields in
the message frame.
1: Indicates a form error has occurred.
0: Indicates a form error has not occurred on the
bus since the last write to this register.
If this bit is set, writing a 1 clears it.
CRCER 0 wtc 0x0 CRC Error
Indicates a CRC error has occurred.
1: Indicates a CRC error has occurred.
0: Indicates a CRC error has not occurred on the
bus since the last write to this register.
If this bit is set, writing a 1 clears it.
In case of a CRC Error and a CRC delimiter
corruption, only the FMER bit is set.
Name SR
Relative Address 0x00000018
Absolute Address can0: 0xE0008018
can1: 0xE0009018
Width 32 bits
Access Type mixed
Reset Value 0x00000001
Description Status Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:13 rw 0x0 Reserved
SNOOP 12 ro 0x0 Snoop Mode
Indicates the CAN controller is in Snoop Mode.
1: Indicates the CAN controller is in Snoop Mode.
0: Indicates the CAN controller is not in Snoop
mode.